淡江大學機構典藏:Item 987654321/35889
English  |  正體中文  |  简体中文  |  全文笔数/总笔数 : 62805/95882 (66%)
造访人次 : 3936008      在线人数 : 848
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library & TKU Library IR team.
搜寻范围 查询小技巧:
  • 您可在西文检索词汇前后加上"双引号",以获取较精准的检索结果
  • 若欲以作者姓名搜寻,建议至进阶搜寻限定作者字段,可获得较完整数据
  • 进阶搜寻


    jsp.display-item.identifier=請使用永久網址來引用或連結此文件: https://tkuir.lib.tku.edu.tw/dspace/handle/987654321/35889


    题名: 適用於USB 2.0的寬頻操作具有低電壓及抗雜訊之鎖相迴路
    其它题名: A wide-range phase-locked loop with low voltage and noise-immunity for USB 2.0
    作者: 王吉雄;Wang, Chi-hsiung
    贡献者: 淡江大學電機工程學系碩士班
    江正雄;Chiang, Jen-shiun
    关键词: 鎖相迴路;USB 2.0;Phase-Locked Loop;VCO;UTMI
    日期: 2009
    上传时间: 2010-01-11 07:16:46 (UTC+8)
    摘要: 近三十幾年來,鎖相迴路(Phase-Locked Loop, PLL)已經被廣泛地應用在各個研究領域中,包括訊號產生器、頻率合成器、訊號與資料復原等等。而鎖相迴路的主要功能在於鎖定相位,並輸出所要的頻率,而目前的應用其速度越來越快,使得晶片內部的相位產生偏差延遲,導致傳輸的資料錯誤。
      對於講求高速傳輸的時代而言,其鎖相迴路的抗雜訊能力要高,在電路中所討論的雜訊不外乎有頻率漂移量(Jitter)、相位誤差(Phase Error),以及電源供應的雜訊(Power Supply Noise),且因系統要求的頻率越來越快,所以使得功率消耗變大,因此鎖相迴路的另一話題就是如何降低功率消耗,並且符合現今的電子系統規格。
      本論文主要是針對其電路的功率消耗(使用低電壓)及頻率可用範圍做改善,而本論文因使用切換電流的方式使低電壓鎖相迴路達到寬頻率的應用,且將此寬頻率低電壓的鎖相迴路應用在USB 2.0的系統上。
    Nearly 30 years ago, PLL (Phase-Locked Loop, PLL) has been widely used in various research fields, including signal generators, frequency synthesizers, clock and data recovery and so on. The main function of PLL is phase locked. The applications of PLL can make frequency become faster, and make the chip''s internal phase delay bias, leading to transmission of data errors.
    The emphasis on the era of high-speed transmission, PLL must have high noise immunity. There are some problems in circuits such as Jitter, Phase Error, as well as the Power Supply Noise. Because the requirement of the system frequency becomes faster and faster, power consumption becomes large. PLL is another topic of how to reduce power consumption, and in line with the specifications of today''s electronic systems.
    This paper is mainly to reduce the power consumption of PLL by using low-voltage and expand the range of frequency. In this paper, switching current is adopted so wide-range PLL with low-voltage can be performed for USB 2.0.
    显示于类别:[電機工程學系暨研究所] 學位論文

    文件中的档案:

    档案 大小格式浏览次数
    0KbUnknown418检视/开启

    在機構典藏中所有的数据项都受到原著作权保护.

    TAIR相关文章

    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library & TKU Library IR teams. Copyright ©   - 回馈