淡江大學機構典藏:Item 987654321/35709
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 62805/95882 (66%)
Visitors : 3938375      Online Users : 907
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library & TKU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version
    Please use this identifier to cite or link to this item: https://tkuir.lib.tku.edu.tw/dspace/handle/987654321/35709


    Title: Design and analysis of high-performance CMOS logic circuits and power-aware arithmetic circuit structures on the deep-submicron process technology
    Other Titles: 高效能互補式金氧半邏輯電路與功率效能關切之算術電路架構在深次微米製程技術上的設計與分析
    Authors: 鄭舜文;Cheng, Shun-wen
    Contributors: 淡江大學電機工程學系博士班
    鄭國興;Cheng, Kuo-hsing
    Date: 2005
    Issue Date: 2010-01-11 07:02:42 (UTC+8)
    Abstract: 功率消耗總是可攜式行動系統的首要考量,而在高效能系統、工作站系統亦如是。製程技術持續進步的一個結果,就是使得「降低每個邏輯電路的功率消耗、但增進其操作速度」,成為時下互補式金氧半(CMOS)晶片設計的普遍共識。這共識將帶領我們進入深次微米時代。
    本論文先從各個方向來看深次微米電子學上不同的高速、低功率電路設計。首先吾人提出一個可以實現任意邏輯函數的混合邏輯程序─俱優先權之首要原項拼圖(PPIPP)─依循這個程序,可以得到一個新的混合邏輯電路族系。此程序以最少數目的電晶體來實現邏輯函數,而且所實現之電路在所有節點上都有全擺幅的電壓差,有著對於深次微米電晶體尺寸縮小和操作電壓縮減的高強健性。在雙端差動之數位應用領域上,介紹了低功率電流偵測互補式帶通電晶體邏輯設計(LCSCPTL)。在低的操作電壓之下,電流偵測機構比起電壓偵測機構擁有較快的感應速度,所以此邏輯電路的操作速度快於傳統的互補式帶通電晶體邏輯(CPL)電路。論文的第一部分,以兩個真單相時脈(TSPC)邏輯電路的改進電路的討論做一個結束。這兩個改進電路分別是非全電壓擺幅真單相時脈(NSTSPC)電路與全NMOS真單相時脈(ANTSPC)電路。ANTSPC邏輯電路使用NMOS取代PMOS,因而有效減少了Φ-區段的輸出負載,並得到較高的ΦB-區段佈局密度。藉著交替使用NSTSPC與ANTSPC,成功的建構了一個無須PMOS、真單相時脈的高速管線結構。
    論文的第二部分,談到功率效能關切之算術電路架構。傳統的「低功率設計」與所謂「功率效能關切設計」的不同,在於「低功率設計」的目標在於如何把功率消耗降到最低;而「功率效能關切設計」是在有限的功率消耗配額上,如何提升其他效能指標到最大。功率效率正開始變成數位訊號處理(DSP)的重要指標;而該數位訊號處理的效能是由所配置的加法器來主導。在高速算術應用領域中,條件和加法器(CSA)已展現其優異性能。本研究對條件和加法器做出改進,提出一個更優異的加法器,稱之為條件進位加法器(CCA)。此條件進位架構不只適用於加法器,亦適用於減法器、數值比較器與排序器的實現。條件進位加法器的改進,減少了多工選擇器與內部節點的數目,有效降低功率消耗,與增進操作速度。在所提架構之下,吾人以單端CMOS、雙端差動之CPL與LCSCPTL不同邏輯電路實現32位元條件和加法器與條件進位加法器,並做了詳細的分析比較。
    到目前為止,降低開關時的動態功率消耗,是許多低功率電路技術的首要目標。因而認為關閉狀態下的漏電流所造成的功率消耗,相較於動態功率消耗,是可忽略不計的。然而,當製程技術向深次微米大歩跨進,漏電流所消耗的功率大增,不可再等閒視之。對此,多重臨限電壓互補金氧半(MTCMOS)技術的出現,日益受到歡迎。此技術抑制了隨製程進歩而逐步上升的漏電流功率消耗,並維持了高效能的目標。為了找出最具功率效能的架構,以台積電0.25微米單層矽化物、五層金屬(1P5M+)多重臨限電壓CMOS製程技術為平台,吾人提出六個64位元、混合雙臨限電壓條件進位加法器架構加以討論。在緊要關鍵路徑上的元件採用低臨限電壓電晶體以加快操作速度;而在其他路徑上的元件採用高臨限電壓電晶體以節省功率。如此,非常有益於實現功率效能關切的架構。經比較後發現,其中之一的電路架構有著最低的功率-延遲乘積與最低的能量-延遲乘積。此雙臨限電壓架構展現出功率與效能的良好妥協,其功率效率優於其他任何單一臨限電壓架構設計。
    Power dissipation is always a major design consideration for mobile, portable systems as well as high-performance, workstation systems. Decreasing power consumption but increasing operation speed per logic circuit has become a general awareness in almost all CMOS chips designed nowadays as a result of the lasting progress in processing technology that has led us into the deep-submicron era.
    The dissertation first deals with the different aspects of low-power high-speed logic circuits for deep-submicron electronics. A hybrid logic synthesis procedure for arbitrary logic function was proposed. Following the proposed procedure, Prioritized Prime Implicant Patterns Puzzle (PPIPP), may get a new hybrid logic circuit family. The PPIPP gets a mixed logic with minimum transistor count, and it has full-swing signal in all nodes and high robustness against transistor downsizing and voltage scaling. For differential-end digital applications, a Low-power Current-Sensing Complementary Pass-Transistor Logic (LCSCPTL) was introduced. The current-sensing scheme yields a faster sensing speed under small voltage swing than the voltage-sensing scheme; hence the operation speed of LCSCPTL is faster than conventional CPL. The first part ends up with the discussions of two improved dynamic circuit techniques of True Single-Phase Clocking (TSPC) logic, which called Non-full Swing TSPC (NSTSPC) and All-N-TSPC (ANTSPC). The ANTSPC uses NMOS transistors to replace PMOS transistors; the output loading of Φ-Section is therefore reduced and a higher layout density of ΦB-Section is obtained. By using the techniques of NSTSPC and ANTSPC alternately, a high-speed, TSPC pipelined structure without PMOS logic block was successfully constructed.
    The second part gives the proposed architecture and circuit techniques for the power-aware arithmetic applications. The difference between conventional low-power design and power aware design is that whereas low-power design refers to minimizing power, yet power-aware design refers to maximizing some other performance metric, subject to a power quota. The power efficiency is becoming an important index of digital signal processing (DSP), and the performance of DSP is predominantly determined by its adder. The Conditional Sum Adder (CSA) has been shown to outperform other adders applied in high-speed arithmetic applications. This investigation proposes a modified CSA called the conditional carry adder (CCA). Besides, the conditional carry architecture can be used on subtractor, integer comparator and sorter design. Architectural modification of the CCA lowers the number of multiplexers and internal nodes, effectively decreases the power dissipation and raises the operation speed. Based on the proposed scheme, 32-bit CSAs and CCAs by CMOS, CPL and LCSCPL were carefully compared and analyzed.
    Up to now, reducing the switching dynamic power dissipation was the primary focus in many of the proposed low-power circuit techniques. Hence the off-state leakage power was neglected compared to dynamic power. However, as technology scales into the deep-submicron age, the increase in leakage power can no longer be ignored. Therefore the Multi-Threshold voltage CMOS (MTCMOS) technology has appeared as an increasingly popular technique to restrain the escalating leakage power, while keeping the goal of high performance. Based upon TSMC 0.25µm Single-layer Salicide 5-layer Metal (1P5M+) MTCMOS Process technology, six 64-bit hybrid dual-threshold CCAs for power-aware applications were presented systematically. Components on critical paths use a low threshold voltage to accelerate the speed of operation, and other components use the normal threshold voltage to save power. This feature is very useful in implementing power-aware arithmetic systems. One of the proposed circuits has the lowest power-delay product and energy-delay product. The hybrid circuit represents a fine compromise between power and performance; its power efficiency is better than that of the single threshold voltage circuit designs.
    Appears in Collections:[Graduate Institute & Department of Electrical Engineering] Thesis

    Files in This Item:

    File SizeFormat
    0KbUnknown703View/Open

    All items in 機構典藏 are protected by copyright, with all rights reserved.


    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library & TKU Library IR teams. Copyright ©   - Feedback